# Design of Lower Power 4×10Gb/s VCSEL Driver

Array

Xin Zhang<sup>1</sup>, Peng Miao\*<sup>1</sup>, Ling Tian<sup>1</sup>, Yingmei Chen<sup>1</sup> Yong Tak Lee<sup>2</sup>, BongKyu Jeong<sup>2</sup> Institute of RF- & OE-ICs, Southeast University, No.2 Sipailou, Nanjing 210096, China

<sup>2</sup>Information and Communications, Gwangju Institute of Science and Technology, Korea 261, Chumdan-Gagiro, Bukgu, Gwangju, Republic of Korea

\*corresponding author: miaopeng123@seu.edu.cn

Abstract-A 4-channel Vertical Cavity Surface Emitting Laser (VCSEL) driver array is designed in a 0.18µm CMOS technology. Simulated results show that each channel works at 10Gb/s (12.5Gb/s max) under a supply voltage of 1.8 V. Thus, aggregated total capacity of 40 Gb/s can be obtained from 4 channels. The power dissipation of each channel is only 50mW. To decrease the fall time of the output waveform, C<sup>3</sup>A (Capacitively Coupled Current Amplifier) technique [1]is exploited. The VCSEL driver can be used in optical inter-connections between high speed chips.

## I. INTRODUCTION

Recently, development of VLSI technology has increased the capability of data processing and the clock rates of integrated circuit and system operating. The transmitted data suffers from signal decay and the distribution of the clock signal generates clock skew which are bottlenecks of high speed systems. Some digital systems are limited by the data throughput limits of conventional interconnect. Future increased data rates will eventually make conventional electrical interconnect methods impractical. interconnects, with speed potential into Terabits/s, are expected to be one of the best solutions to overcome the bottleneck in bandwidth, transmission length, and electromagnetic interference in conventional metallic transmission media. Also, characteristics such as low crosstalk, low-loss, and low distortion make parallel optical interconnects well suited to very short reach (VSR) applications such as chip-to-chip or board-to-board interconnection[2].

Vertical cavity surface emitting lasers (VCSELs) offer great advantages over conventional edge emitting lasers, such as extremely low threshold current, single longitudinal mode, especially surface emission laser with very small beam divergence and simple fabrication, which makes VCSELs very well suited for high density parallel optical interconnects. Also, due to the cost consideration, VCSEL diodes are now widely used.

MANY researchers and engineers implemented VCSEL drivers for data rates above 10-Gb/s using SiGe BiCMOS process[3] or using \$\subseteq\$-\subseteq\$compound semiconductor that provides high bandwidth and good quality passive components such as GaAs and InP. However, in low-cost and high volume short-haul applications at data rates of around 10 Gbps (such as LAN, MAN, and board-to-board interconnection), there has

been an increasing interest in commercial CMOS technology for implementing the VCSEL driver. Because CMOS technology has unique advantages such as low power and low cost of fabrication, it is the result of high yield and a high degree of integration. Therefore, the object of this paper is to investigate the possibility of implementing a high-speed CMOS VCSEL driver for these cost sensitive applications[4-5].

In this paper, design and implementation of a high speed low power 4 x 10-Gb/s CMOS VCSEL driver array is reported.

## II. DESIGN DETAILS

Fig. 1 shows the entire block diagram of a VCSEL driver. Each channel incorporates two pre-amplifiers and a main driver. The pre-amplifiers are cascaded to boost high frequency gain, while the first pre-amplifier has LVDS/CML compatible input configuration by adding center-tap control voltage (VT).



Figure 1. Block Diagram of VCSEL Driver

## A. Architecture of the VCSEL driver

In this design, we implement the circuit with all the four channels keeping the same architecture. In each channel, fully differential amplifier is proposed to amplify the high speed input signal to a certain amplitude in order to drive the output stage.

# B. implementation of pre-amplifier

Due to large modulation current of the VCSEL driver, the differential MOS pair of the output stage will possess large width and thus large parasitic capacitance for the preamplifier, which poses a big challenge for us to design very high speed driver.

There have been several traditional ways to reduce the impact of parasitic capacitance and to enhance the bandwidth

of the pre-amplifier. As Fig. 2 shows, source followers are used as loads of the differential amplifiers. On the one hand, it lowers the central voltage of the output signals to a certain degree, on the other hand, it reduces the output resistance of the previous stage and thus enhances the bandwidth.



Figure 2. using source followers to enhance bandwidth

Another way to cancel the impact of the parasitic capacitance from next stage, as is shown in Fig. 3, is to connect a passive inductance in series with load resistance. This method is known as shunt peaking technique.



Figure 3. using shunt-peaking to enhance bandwidth

However, methods mentioned above are not appropriate for our design due to following reasons. First of all, in order to keep source followers working at saturate region all the time, the minimum output voltage of the differential amplifier should be 2Vth+3Vov, which is a large value for our 1.8V supply voltage, thus the output voltage swing of the pre-amplifier will be considerably impaired. Secondly, the channel width of our chip should be  $250\mu m$  to keep physical pitch with VCSEL arrays. It is difficult for us to meet this requirement if we use four inductances in each channel.

In our design, as is shown in Fig.4, we propose a preamplifier with multi-stage low load resistance differential amplifiers cascaded to solve these problems. Low load resistance can effectively enhance the bandwidth of the preamplifier. Although low load resistance reduces the voltage gain of each stage at the same time, it can be compensated by adding extra stages.



Figure 4. cascading low load resistance amplifier to enhance bandwidth

# C. Implementation of output stage

Schematic of the output stage is shown in Fig. 5. A dummy resistance is connected at the other side of the output stage to match the equivalent resistance of the VCSELs. In order to reduce the switch-off time of the VCSELs, C<sup>3</sup>A technique is adopted by putting a capacitance Cc between the sources of M1 and M6.



Figure 5. Proposed output stage using C<sup>3</sup>A technique

# III. LAYOUT AND SIMULATION

This VCSEL driver was fabricated in a standard 0.18µm CMOS process with a chip area of 1.3mm×0.7mm. The layout of this VCSEL driver is shown in Fig. 6. The total DC power dissipation is only 230mW from a single 1.8-V supply.

By adding a pair of PRBS31 voltage signals with Vpp=400mV at the differential input, Fig.7 and Fig.8 show the simulation results of the VCSEL driver at 10Gbps and 12.5Gbps respectively. The simulated rise/fall time of the output current is below 40ps for 0.2pF VCSEL capacitance.

## IV. CONCLUSION

The designed VCSEL driver chipset provides high speed solution in smaller area without passive inductor. Using the open drain circuit topology, the VCSEL driver has a 13mA modulation current with power consumption of 50mW per channel. Therefore, it can be applied to short-haul application.

# ACKNOWLEDGEMENT

This paper is supported by the Natural Science Foundation of Jiangsu Province (BK2010411), National High Technology Research and Development Program "863"(2011AA10305), International Sino-Korean cooperation projects in science and technology (2011DFA11310), the National Natural Science

Foundation of China (No.60976029), Industrial Support Program of Jiangsu Province(BE2010008), Ph.D. Programs Foundation of Ministry of Education of China (20090092120012), The National Natural Science Foundation of China (No.60901013).



Figure 6. Layout of 4 channels VCSEL driver



Figure 7. Current eye diagram of VCSEL driver at 10Gbps



Figure 8. Current eye diagram of VCSEL driver at 12.5Gbps

## REFERENCES

- [1] Zhigong Wang, "IC design for optic-fiber communication[M]." Higher Education Press, 2003.
- [2] Peng Miao, Zhigong Wang, Yu Li. 10Gbit/s "Modules and experimental system for Very Short Reach parallel optical transmission"[J]. Chinese Journal of Electronics, 2007, 35(2): 304-306.
- [3] Alexandru A. Ciubotaru, and Javier Sánchez García, "An Integrated Direct-Coupled 10-Gb/s Driver for Common-Cathode VCSELs," IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 39, NO. 3, pp.426-433,MARCH 2004
- [4] W. S. Oh, and K. Park, "Design of a 4-channel 10-Gb/s CMOS VCSEL driver array." Proceedings of COIN2008 copyright (c) 2008 IEICE 08 SB 0064
- [5] Shahriar Rabii, et al., "An Integrated VCSEL Driver for 10Gb Ethernet in 0.13um CMOS," IEEE ISSCC, pp. 930-939, Feb. 2006.